SIMULATION OF CAPACITOR SUPPORTED DVR USING SRF THEORY

Vikram Jeet Singh¹, Amrish Dubey²

¹, ² EE Department, Greater Noida Institute of Technology Greater Noida, (India)

ABSTRACT

The protection of the sensitive unbalanced nonlinear loads from sag/swell, distortion, and unbalance in supply voltage is achieved economically using the dynamic voltage restorer (DVR). A simple generalized algorithm based on basic synchronous reference-frame theory has been developed for the generation of instantaneous reference compensating voltages for controlling a DVR. This novel algorithm makes use of the d-q transform. The algorithm is general enough to handle linear as well as nonlinear loads. A capacitor-supported DVR does not need any active power during steady-state operation because the injected voltage is in quadrature with the feeder current. The proposed control strategy is validated through extensive simulation.

Index Terms—Dynamic Voltage Restorer (DVR), SRFT Controller, Nonlinear Load, Voltage-Source Converter (VSC)

I. INTRODUCTION

A DVR is a custom power device used at distribution level. It is similar to SSSC (Static synchronous series compensator) used at transmission level, but its control and objectives are different from SSSC. The DVR is implemented using voltage source converter (VSC) with fast switching power semiconductor devices such as IGBT or IGCT instead of GTO used in SSSC. The voltage injected by VSC in series with distribution feeder is controlled using sinusoidal PWM control technique. The rapid switching capability provided by IGBT enables the use of more sophisticated control technique to provide dynamic compensation to sag/swell and harmonics.

A DVR can be viewed as a variable frequency variable voltage source determined by the control algorithm. The schematic diagram of a self-supported DVR is shown in Fig. 1. Three phase source voltages (VsA, VsB, VsC) are connected to the 3-phase critical loads through series impedance (Za, Zb, Zc) and an injection transformer in each phase. The terminal voltages (VtA, VtB, VtC) have power quality problems and the DVR injects compensating voltages (VcA, VcB, VcC) through an injection transformer to get undistorted and balanced load voltages (VLA, VLB, VLC). The DVR is implemented using a voltage source converter (VSC) along with a dc capacitor (Cd). A ripple filter (Lr, Cr, Rr) is used to filter the switching ripple in the injected voltage. The considered load, sensitive to power quality problems is a three-phase balanced lagging power factor load.

Various control algorithms are used in implementation of DVR. The primary objectives of DVR are as follows,

- Dynamic compensation for balanced voltage sags.
- Dynamic compensation for balanced voltage swells.
- Dynamic compensation for unbalanced voltage sags/swells.
- Dynamic compensation for the harmonics present in the supply voltage.
- Dynamic compensation for the other power quality problems like surges, notches present in supply voltage.
II. DESIGN OF DVR

The design of DVR includes selection of rating of the VSC, rating of an injection transformer, magnitude of DC bus voltage, rating of DC bus capacitor and components of ripple filter. The design of component of ripple filter depends upon the switching frequency of IGBTs of VSC. Value of DC bus capacitor depends on energy requirement in transient condition. The magnitude of DC bus voltage depends on requirement of worst case sag compensation, however there is a practical limit (40%) on maximum sag compensation using self/capacitor supported DVR due to limited energy storage in capacitor depending upon value of capacitance. The ratings of VSC and injection transformer depend on load current and requirement of worst case sag compensation.

2.1 Selection of Switching Frequency

For selecting a switching frequency, the highest order of harmonics is considered which has to be compensated. The switching frequency must be at least two times of highest order of harmonic which is to be compensated. The selection of switching frequency also highly related to speed of processor as the sampling frequency depends on the speed of the processor. The general range of the switching frequency is from 5 KHz to 20 KHz. For low filtering requirements; the highest possible switching frequency should be selected.

2.2 Selection of DC Bus Voltage

There is a direct relationship between the terminal voltage, power factor, of the load and the theoretically maximum possible achievable load voltage.

From schematic diagram of self-supported DVR as shown in fig:1, in steady state one can write the phasor relationship between the positive sequence voltages,

\[ v_+ \cdot |v_c| (a+jb) = v_L \]

Where \( a+jb \) is a unit vector that leads the positive sequence load current \( i_L \) by 90\(^\circ\). This implies that the positive sequence of the DVR voltage leads that of the load current \( i_L \) by 90\(^\circ\) and hence the real power flowing through this sequence is Zero. Assuming \( v_L = |v_L|<0\) (1), results in the following quadratic,[15]

\[
|v_c|^2 - 2a |v_L||v_c| + |v_L|^2 - |v_t|^2 = 0
\]

(2)

The above quadratic must have two real solutions of \( |v_c| \) for an achievable target load voltage. In case of a conjugate pair of roots, the target load voltage is not achievable. From (2), \( |v_c| \) will have two real identical solutions when the following equation is true:

\[
|v_L| = \frac{|v_t|}{\sqrt{2a^2 - 1}}
\]

(3)

Equation (3) gives the maximum achievable target load voltage for voltage sag and the DVR voltage is then given by

\[
|v_c| = a|v_L|
\]

(4)

With no losses, (3) becomes

\[
|v_c| = \frac{|v_t|}{\cos \theta L}
\]

(5)

Where \( \cos \theta L \) is the load power factor.

If an injection transformer ratio is T then, to produce peak compensating voltage \( |v_c| \) on the secondary side of the injection transformer, the voltage must be generated by the VSC is \( |v_c| / T \). The maximum peak phase voltage that can be generated by 3–Leg VSC with sinusoidal PWM control is given by

\[
|v_{vsc\text{max}}| = \frac{\pi |v_c|}{2}
\]

(6)

To produce maximum peak phase voltage \( |v_{vsc\text{max}}| = \frac{\pi |v_c|}{2} \) the DC bus voltage can be computed from (6).
2.3 Selection of DC Bus Capacitance

During the transient conditions, there is local energy exchange between DVR and the feeder because of the computational delay for the control action. The DC bus voltage decays exponentially during a voltage sag compensation and as the DC bus voltage decays, the ability to compensate severe sags deteriorates. Hence the compensator using DC bus voltage stored energy can be used only down to a certain voltage level, given by

$$
\Delta e_{dc} = \frac{1}{2} C_{dc} (V_{dc}^2 - V_{dc}^2)
$$

(7)

Where $V_{dc}$ is the initial dc link voltage in the DVR and $V_{dc}$ is minimum allowed dc link voltage in DVR.

2.4 Selection of Ripple Filter Elements

The ripple filter is composed of inductor $L$, capacitor $C$ and resistor $R$ as shown fig 3.1, it is used to remove higher frequency switching ripples produced by VSC. The general thumb rule to select these different elements of ripple filter is the inductor $L$ should be so chosen that it offers high impedance to the switching ripples having frequency greater than or equal to the half of the switching frequency and offers low impedance to the switching ripples having frequency greater than or equal to the half of the switching frequency and offers low impedance path to fundamental frequency. The resistor $R$ should so selected that the RC combination makes a high pass filter of cut-off frequency equal to about half of the switching frequency.

2.5 Selection of an Injection Transformer Rating

The KVA rating of an injection transformer of DVR depends on the maximum compensating voltage $V_c$ to be injected in series and the load current $I_L$. The KVA rating of an injection transformer of DVR can be calculated as

$$
kVA = \frac{v_c i_L}{1000}
$$

(8)

III. MODELING AND SIMULATION OF DVR USING MATLAB/ SIMULINK

3.1 General

A basic system configuration is used for implementing Synchronous Reference frame Theory. The basic DVR Simulink model as shown in Figure: 1.

**Figure-1- Simulink Model of Self Supported DVR.**
Now we will discuss the control algorithm and the performance of DVR for two types of disturbances Case 1 & Case 2. Different combinations of Disturbances are used.

### 3.2 Modeling & Simulation of SRFT Based Controller

Different control algorithms are discussed in this section. Relevant signals waveforms are shown to keep this dissertation compact and concise. The notations used can be referred to List of Abbreviations. All blocks are standard blocks referred to Simulink Library. Summary of all parameters and results is given at the end of this chapter.

#### 3.3 Synchronous Reference Frame Theory Based Control Algorithm

This theory is based on Parks Transformation. Here we transform the PCC voltage ($V_t$) in to d-q and then flow goes as shown in figure: 2. After Controller actions the result is converted back to a-b-c frame these are the reference signals which are compared with actual load Voltage ($V_L$) at load bus. The difference signals are fed to PWM generator. The PWM generator gives a sequence of six pulses to control the IGBT based converter, the universal bridge as shown in Figure: 1.

\[
\begin{align*}
V_{Ld}^* &= V_{td,dc} - V_{cd} \quad (9) \\
V_{Lq}^* &= V_{tq,dc} + V_{cq} \quad (10)
\end{align*}
\]

where $V_{Ld}^*$ and $V_{Lq}^*$ are estimated DC components of active and reactive voltage component of reference load voltages in d-q frame. $V_{tq,dc}$ and $V_{td,dc}$ corresponding to the source side active and reactive powers and $V_{cd}$ and $V_{cq}$ are the discrete PI controller outputs corresponding to required active voltage component for self-supporting DC bus and required reactive voltage component for voltage regulation at load terminal respectively.

---

**Figure 2** Synchronous Reference Frame Theory (SRFT) Based Controller

F(U) is a function used to compute $V_{Lq}$ as shown in Fig 4.2 is given by Equation 4.3
\[ v_{Lp} = \left( \frac{\sqrt{3} (\sqrt{2} v_2^2 + \sqrt{3} v_3^2 + \sqrt{2} v_1^2)}{3} \right) \]

Where \( v_{Lp} \) is the computed magnitude of the sensed load voltage in p.u. and \( V_{Lp}^* \) is the reference magnitude of load voltage in p.u. The d-q components of PCC voltages are computed as per the standard park transformation.

**IV. RESULTS AND DISCUSSION**

**Case:1**

Two types of Disturbances are superimposed on balanced three phase positive sequence source which effects unbalance in all three phases. First disturbance adds harmonics of Order: 3, Amplitude: 0.2 p.u, Phase Shift: -25\(^0\) and Sequence: Zero. Second disturbance adds harmonics of Order: 2, Amplitude: -0.2 p.u, Phase Shift: 35\(^0\) and Sequence: Negative. For the sake of clarity waveforms of phase A are only presented though waveform distortion takes place in all three phases. In the same way DVR also smoothens all three phases but phase A is only shown. DVR restores all three phases.

This controller works satisfactorily for Removal of Harmonics. The THD of Supply Voltage is 18.9%. It reduces THD to 1.41\%(avg) and restores magnitude to 1.02 p.u.(avg).

**Case:2**

Two types of Disturbances are superimposed on balanced three phase positive sequence source which effects unbalance in all three phases. First disturbance is of Order: 1, Amplitude: 0.3 p.u, Phase Shift: -25\(^0\) and Sequence: Zero. Second disturbance is of Order: 1, Amplitude: 0.2 p.u, Phase Shift: 35\(^0\) and Sequence: Negative. For the sake of clarity FFT analysis of phase A is only presented.

This controller works satisfactorily for Removal of unbalance. Using FFT analysis tool of MATLAB SIMULINK we come to know that DVR restores magnitude about 1.004(avg.) and THD to 1.05\%(avg.) which are under specified standard limits.

![Figure: 3 Voltage Wave form at PCC of Phase A (SRFT- Case 1).](image)

![Figure: 4 DC Link Voltage Wave form at input of inverter (SRFT- Case 1).](image)
Figure : 5 Load Vol. Wave form of Phase A.& FFT analysis (SRFT- Case 1).

Figure : 6 Voltage Wave form at PCC (SRFT- Case 2).

Figure : 7 Load Voltage Wave form (SRFT- Case 2).

Figure : 8 DC Link Voltage Wave form at input of inverter (SRFT- Case 2).
V. CONCLUSION

Synchronous Reference based self supported DVR works satisfactorily for the two cases discussed the results are well under the standard limits of THD < 5%.

Appendix

<table>
<thead>
<tr>
<th>SYSTEM DATA OF SELF SUPPORTED DVR</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>System Element</strong></td>
</tr>
<tr>
<td>AC Main Supply</td>
</tr>
<tr>
<td>DC Link Voltage</td>
</tr>
<tr>
<td>Injection Transformer</td>
</tr>
<tr>
<td>Load</td>
</tr>
<tr>
<td>Universal Bridge</td>
</tr>
<tr>
<td>Controller Design</td>
</tr>
</tbody>
</table>

REFERENCES


